Conference Paper

FPGA real time synthesis of simplified SIFT algorithm

Conference Proceeding cp
ACM International Conference Proceeding Series
  • Fecha: 03 September 2018
  • ISBN: 9781450365116
  • Source Type: Conference Proceeding
  • DOI: 10.1145/3243394.3243706
  • Document Type: Conference Paper
  • Publisher: Association for Computing Machineryacmhelp@acm.org
© 2018 Association for Computing Machinery.This work presents an all-hardware real time implementation of the SIFT algorithm. The implementation exploits pipeline structures both in the keypoint extraction and in the descriptor generation stages to achieve real time requirements. To allow a feasible hardware implementations, some simplifications to the original algorithm have been required. The architecture has been synthesized on a Xilinx FPGA. It generates 3072 descriptor vectors for VGA images at 99 frames per second.

Author keywords

    Indexed keywords

      Funding details